risc-v
Unlike most other ISA designs, the RISC-V ISA is provided under open source licenses that do not require fees to use. A number of companies are offering or have announced RISC-V hardware, open source operating systems with RISC-V support are available and the instruction set is supported in several popular software toolchains.
Notable features of the RISC-V ISA include a load–store architecture, bit patterns to simplify the multiplexers in a CPU, IEEE 754 floating-point, a design that is architecturally neutral, and placing most-significant bits at a fixed location to speed sign extension. The instruction set is designed for a wide range of uses. The base instruction set has a fixed length of 32-bit naturally aligned instructions, and the ISA supports variable length extensions where each instruction could be an any number of 16-bit parcels in length. Subsets support small embedded systems, personal computers, supercomputers with vector processors, and warehouse-scale 19 inch rack-mounted parallel computers.
Here are 1,058 public repositories matching this topic...
-
Updated
Nov 5, 2022 - Python
-
Updated
Oct 29, 2022 - C
-
Updated
Nov 12, 2022 - Rust
-
Updated
Nov 13, 2022 - Scala
-
Updated
Mar 24, 2021 - Verilog
-
Updated
Nov 9, 2022 - C#
-
Updated
Oct 26, 2022 - C++
-
Updated
Nov 11, 2022 - VHDL
-
Updated
Nov 9, 2022 - C
-
Updated
Nov 10, 2022 - C#
-
Updated
Nov 2, 2022 - Rust
-
Updated
Nov 12, 2022 - Python
-
Updated
Sep 18, 2021 - Verilog

