COLLECTED BY
Organization:
Internet Archive
The Internet Archive discovers and captures web pages through many different web crawls.
At any given time several distinct crawls are running, some for months, and some every day or longer.
View the web archive through the
Wayback Machine .
This collection contains web crawls performed by the UNT Libraries on the US Federal Executive, Legislative & Judicial branches of government in 2020-2021. The seeds for these crawls came from human-nominated URLs that can be viewed in the
Nomination Tool as well as from
lists generated by volunteers at UC San Diego and Environmental Data & Governance Initiative (EDGI).
The Wayback Machine - https://web.archive.org/web/20201218192902/https://github.com/chipsalliance
Repositories
Scala
674
1,647
187
68
Updated Dec 18, 2020
Chisel/Firrtl execution engine
Scala
Apache-2.0
17
71
20
9
Updated Dec 18, 2020
C++
LGPL-3.0
142
15
0
1
Updated Dec 17, 2020
Chisel 3: A Modern Hardware Design Language
Scala
Apache-2.0
315
1,583
161
(1 issue needs help)
62
Updated Dec 18, 2020
Flexible Intermediate Representation for RTL
Scala
Apache-2.0
129
360
138
(2 issues need help)
75
Updated Dec 17, 2020
Forked from
efabless/caravel
Caravel is a standard SoC hardness with on chip resources to control and read/write operations from a user-dedicated space.
Verilog
Apache-2.0
66
1
0
0
Updated Dec 16, 2020
C++
Apache-2.0
1
4
0
0
Updated Dec 14, 2020
Home of the Advanced Interface Bus (AIB) specification.
3
12
4
0
Updated Dec 13, 2020
FuseSoC-based SoC for SweRV EH1
Verilog
24
80
11
1
Updated Dec 10, 2020
Processor support packages
Python
0
1
0
0
Updated Dec 10, 2020
RISC-V RV64GC emulator designed for RTL co-simulation
C++
20
78
8
1
Updated Dec 9, 2020
Governance-related CHIPS Alliance documents, guides etc.
0
5
0
0
Updated Dec 7, 2020
0
0
0
2
Updated Dec 2, 2020
Advanced Interface Bus (AIB) die-to-die hardware open source
Verilog
Apache-2.0
14
58
2
0
Updated Dec 2, 2020
SystemVerilog
Apache-2.0
14
59
2
3
Updated Nov 24, 2020
SystemVerilog
Apache-2.0
85
360
10
1
Updated Nov 24, 2020
2
0
0
3
Updated Nov 23, 2020
SystemVerilog
Apache-2.0
14
61
3
1
Updated Nov 20, 2020
0
1
0
0
Updated Oct 27, 2020
FIRRTL grammar for tree-sitter
C++
Apache-2.0
0
3
0
0
Updated Oct 14, 2020
Assembly
CC-BY-4.0
107
0
0
0
Updated Sep 22, 2020
OmniXtend cache coherence protocol
TeX
Apache-2.0
8
46
0
0
Updated Sep 3, 2020
A Scala library for Context-Dependent Evironments
Scala
Apache-2.0
5
8
0
0
Updated Aug 28, 2020
AIB Generator: Analog hardware compiler for AIB PHY
Shell
Apache-2.0
5
9
1
0
Updated Aug 22, 2020
Forked from
google/riscv-dv
SV/UVM based instruction generator for RISC-V processor verification
SystemVerilog
Apache-2.0
163
2
0
0
Updated Jun 19, 2020
Software tools that support rocket-chip (GNU toolchain, ISA simulator, tests)
Shell
23
16
3
0
Updated May 6, 2020
Tilelink specification repository
Apache-2.0
0
3
0
0
Updated Mar 20, 2020
Tcl
Apache-2.0
8
22
5
1
Updated Feb 7, 2020
Built version of the Linux kernel, following the instructions in dromajo/run
0
0
0
0
Updated Jan 24, 2020
Makefile
2
12
3
0
Updated Dec 4, 2019
Most used topics
Loading…
You can’t perform that action at this time.
You signed in with another tab or window. Reload to refresh your session.
You signed out in another tab or window. Reload to refresh your session.